# A Simple Non-Blocking Multithread Architecture

#### Krishna Kavi

(with H.-S. Kim and A.R. Hurson)

Department of Electrical and Computer Engineering The University of Alabama in Huntsville kavi@ece.uah.edu

http://crash.eb.uah.edu/~kavi



# **Blocking vs Non-Blocking Models**

#### Non-Blocking Models:

A thread, once scheduled for execution cannot be stopped or pre-empted until the thread completes execution May need to create more threads

Blocking Models:

A thread can be stopped, blocked on a resource, pre-empted by another thread and subsequently resumed for execution

May require more context switches



#### What is a dataflow architecture?



Consider The Following Example

| 0: In 4 <sub>L</sub> , 5 <sub>L</sub> | Read X      | 0: Load R1, X     |                                             |
|---------------------------------------|-------------|-------------------|---------------------------------------------|
| 1: In 4 <sub>R</sub> , 5 <sub>R</sub> | Read Y      | 1: Load R2, Y     |                                             |
| 2: In 6 <sub>L</sub>                  | Read A      | 2: Load R3, A     |                                             |
| 3: In 6 <sub>R</sub>                  | Read B      | 3: Load R4, B     |                                             |
| $4 \cdot + 7$                         | (X+V)       | 4: + R1, R2, R5   | (R5 = R1 + R2)                              |
| 'L                                    | (X+1)       | 5: - R1, R2, R6   | $(\mathbf{R}6 = \mathbf{R}1 - \mathbf{R}2)$ |
| 5: - 7 <sub>R</sub>                   | (X - Y)     | 6: $+$ R3, R4, R7 | $(\mathbf{R7} = \mathbf{R3} + \mathbf{R4})$ |
| 6: + 8 <sub>P</sub>                   | (A + B)     | 7: * R5, R6, R8   | (R8 = R5 * R6)                              |
| K                                     |             | 8: / R8, R7, R9   | (R9 = R8 / R9)                              |
| 7:* 8 <sub>L</sub>                    | (X+Y)*(X-Y) | 9: Store R9       |                                             |
| 8: / , Out                            |             |                   |                                             |

Dataflow

Conventional



PDCS-99 (Kavi)



#### **Features of dataflow**

Data Driven ----Instructions are enabled for execution <u>when and only when</u> operands are made available by preceding instructions (We are changing this as explained later) No Variables -- only Data Results are sent directly to instructions Freedom From Side-Effects Functional Execution Fine-Grained parallelism Each instruction is an independent context

In a conventional architecture, the availability of the operands is implied by the sequencing of instructions



# **Dataflow Multithreading**

In pure dataflow, each instruction can be viewed as an independent thread. An instruction is enabled only when its operands are made available by predecessor instructions

The "context" or "continuation" of an instruction (thread) is used for forwarding operands to instructions.

Consider Explicit Token Store Dataflow Model.

PDCS-99 (Kavi)

6



### **Explicit Token Store Architecture (ETS)**



Consider the instruction format

Opcode Offset (R) Dest-1 and Port Dest-2 and Port

Each instruction designates a memory address where its operands will be received and "matched" -- the offset R

Results are sent to destination instructions as tokens.

| PE# | Context<br>FP | Instruction<br>IP | port | Data Value |
|-----|---------------|-------------------|------|------------|
|-----|---------------|-------------------|------|------------|

PDCS-99 (Kavi)

### **ETS Continued**

 $\langle FP.IP, 2.31 \rangle_{R}$ FP.IP,1.24> ETS Code Blocks. -- A loop body or a function is treated as a code block Can be viewed as a ADD "coarser-grained" thread. In actual implementations, a code-SUB NEG block may consist of several nonblocking threads Frame Memory Instruction Memory opcode dests r FP IP ADD 2 +1,+2L FP+2 NEG +63 4.24 SUB +1**Presence Bits** PDCS-99 (Kavi)

### An implementation of ETS with Caches





#### What are I-structures?



Used to store Arrays (or other data structures)

Single assignment is still maintained

Instructions needed: Allocate (A, N) I-Store (A, I, Value) I-Fetch (A, I)



### A multiprocessor environment for ETS



PDCS-99 (Kavi)



### Synchronous execution of dataflow

ETS Executes Instructions Asynchronously-- may need 2 cycles per binary instruction. Such architectures are called *token-driven*.

How can we execute dataflow instructions synchronously -- requiring only one cycle per instruction? (That is, make them *instruction-driven*)

1. Do not execute instructions immediately when operands are available. Hold both operands of a dataflow instruction until the instruction is scheduled.

2. Assure that when an instruction is scheduled, both operands are available.

**Operand Memory or Registers** 



PDCS-99 (Kavi)



### **Scheduled Datalfow Architecture**



PDCS-99 (Kavi)

- Each instruction is associated with a pair of source registers.
   Predecessor instructions store their results in these registers.
- An instruction is not enabled immediately when the two source registers are loaded.
   Instructions are scheduled similar to conventional processors.

However, instructions retain functional properties.



### **Digression: Decoupled memory access**

Separate processor to handle all memory accesses The earliest suggestion by J.E. Smith – DAE architecture (1982) More recent implementations include RHAMMA -- from University of Karlsruhe and PL/PS --- by us

Others have used two separate processors: One processor for thread scheduling One processor for thread execution



#### Pre-Load/Post-Store (PL/PS) Processor

- A non-blocking multithreaded processor
- Separate Memory and Execution Pipelines
- A thread is enabled for execution only after all data is loaded into registers
- Storing of data is delayed until the thread completes execution
- Branch instructions cause new threads



PDCS-99 (Kavi)

### A simple example

| LD    | F0, 0(R1)  | LD    | F0, 0(R1)  |
|-------|------------|-------|------------|
| LD    | F6, -8(R1) | LD    | F6, -8(R1) |
| MULTD | F0, F0, F2 | LD    | F4, 0(R2   |
| MULTD | F6, F6, F2 | LD    | F8, -8(R2) |
| LD    | F4, 0(R2)  | MULTD | F0, F0, F2 |
| LD    | F8, -8(R2) | MULTD | F6, F6, F2 |
| ADDD  | F0, F0, F4 | SUBI  | R2, R2, 16 |
| ADDD  | F6, F6, F8 | SUBI  | R1, R1, 16 |
| SUBI  | R2, R2, 16 | ADDD  | F0, F0, F4 |
| SUBI  | R1, R1, 16 | ADDD  | F6, F6, F8 |
| SD    | 8(R2), F0  | SD    | 8(R2), F0  |
| BNEZ  | R1, LOOP   | SD    | 0(R2), F6  |
| SD    | 0(R2), F6  |       |            |

Conventional

New Architecture

PDCS-99 (Kavi)





# **Features of PL/PS**

- Multiple hardware contexts
- No pipeline bubbles due to cache misses
- Overlapped execution of threads
- Opportunities for better data placement and prefetching
- Fine-grained threads -- A limitation?
- Multiple hardware contexts add to hardware complexity

If 35% of instructions are memory access instructions, PL/PS can achieve 35% increase in performance with sufficient thread parallelism and completely mask memory access delays!



# **Hybrid Architecutres**

Dataflow like scheduling at thread level Threads are Coarse Grained Threads are comprised of conventional control flow instruction



Activation frame

Jump to first page

Earth Hybrid Dataflow Architecture

# Back to dataflow architectures: Scheduled Dataflow

- Brings dataflow closer to conventional RISC architecture
- Utilizes Decoupled processors to eliminate pipeline bubbles on cache misses -- combines Preload/poststore with dataflow
- Eliminates WAR and WAW dependencies in pipelines
   The result of using dataflow execution
- <sup>n</sup> Uses Non-blocking Multithreaded model



### **Scheduled Datalfow Architecture**



PDCS-99 (Kavi)

- Each instruction is associated with a pair of source registers .
   Predecessor instructions store their results in these registers.
- An instruction is not enabled immediately when the two source registers are loaded.
   Instructions are scheduled similar to conventional processors.

However, instructions retain functional properties.



### **Decoupled processors for Scheduled Datafllow**



PDCS-99 (Kavi)



# **Synchronization Processor Design**





# **Synchronization Processor Design**



PDCS-99 (Kavi)



### Preliminary performance comparisons

• Monte Carlo simulations using simple models for, Scheduled Dataflow, ETS, conventional RISC processors and Hybrid dataflow/control-flow architectures.

• Some of the parameters are based on published data (% load/stores, avg memory latency, cache miss rates, context switching overhead).

• Some parameters are based on simple programs coded in our architecture (e.g., matrix multiply, livermore loops).

Jump to first page

• Some parameters are based on guesswork.

## **Thread Granularity**

Except for very fine grained threads,Scheduled Dataflow outperform other architectures Moderate granularity (8-16 instructions) is sufficient.

ETS is always fine-grained

Earth (HA) does not decouple memory accesses

PDCS-99 (Kavi)



CA: Conventional Architecture DA: ETS like Dataflow HA: Earth Like Hybrid NBMA: Scheduled Dataflow



### **Effect Of Thread Level Parallelism**



More parallelism in Scheduled Dataflow means more opportunities for overlap between Synchronization processor and Execution Processor

Jump to first page

## **Thread Granularity Vs Thread Parallelism**



For the same total workload, best performance is achieved when there is a balance between thread granularity and thread parallelism.

Jump to first page

ETS --always fine grained Scheduled dataflow performs well for moderate granularity

PDCS-99 (Kavi)

### **Effect Of Memory Access Time**

Tm includes cache misses and miss penalties.

Scheduled dataflow (and Hybrid) tolerate longer memory access times better.



CA: Conventional ArchitectureDA: ETS like DataflowHA: Earth Like HybridNBMA: Scheduled Dataflow

PDCS-99 (Kavi)



## **Utilization Of EP and SP**





Except when very fine grained threads, Synchronization Processor is not a bottleneck.

For moderate sized threads, there is a balanced utilization of the two processors

PDCS-99 (Kavi)



### Conclusions

- <sup>n</sup> Combined dataflow architecture with conventional controlflow like scheduling and decoupled memory accesses
- <sup>n</sup> The performance gains are primarily due to
  - u Scheduling of instructions (unlike ETS)
  - u Overlapped Memory/Execute processing
  - u Non-Blocking and fine grained threads
  - u Pre-load/Post-Store Decoupling
    - **F** Permits for data placement and prefetching
- <sup>n</sup> Eliminates complex instruction scheduling hardware
  - For register renaming, detecting WAR/WAW dependencies, Branch prediction
- <sup>n</sup> Fine-grained parallelism need not be expensive
- Modest number of register contexts (or thread parallelism) is sufficient

PDCS-99 (Kavi)



### **Current status and future research**

- A detailed instruction simulator is being designed
- Converting Compiler backends to generate code for SDF
  Using MIDC compiler from Colorado State Univ
- Should be able to evaluate the architecture more thoroughly using large benchmarks Not just SPEC, but special purpose and embedded applications
- Investigate compiler optimizations
   Data placement/prefetch
   Predictive preloading
- Estimate hardware savings